The Infona portal uses cookies, i.e. strings of text saved by a browser on the user's device. The portal can access those files and use them to remember the user's data, such as their chosen settings (screen view, interface language, etc.), or their login data. By using the Infona portal the user accepts automatic saving and using this information for portal operation purposes. More information on the subject can be found in the Privacy Policy and Terms of Service. By closing this window the user confirms that they have read the information on cookie usage, and they accept the privacy policy and the way cookies are used by the portal. You can change the cookie settings in your browser.
This paper presents three SET tolerant dynamic logic circuits. The first one uses redundant PMOS transistors in the precharge circuit and dual redundant pull down networks in the evaluation circuit to mitigate SETs effectively. The second one adds two feedback inverters and two PMOS transistors to harden against SET, even in case of two sequential SETs. The third one connects dual redundant pull down...
Set the date range to filter the displayed results. You can set a starting date, ending date or both. You can enter the dates manually or choose them from the calendar.