In nanoscale CMOS processes, the leakage current is becoming one of the important issues to cope with for high-performance analog and mixed-signal integrated circuits. For digital circuits, the leakage current results in a high stand-by power consumption. For analog circuits, it degrades the accuracy and performance. PLLs are widely used in various wireline and wireless communication systems. For a phase/frequency detector (PFD) and a divider in a PLL, the leakage current increases the in-band phase noise and jitter. For a VCO, the leakage current alters the common-mode voltage, and as a result the VCO may not operate at a low frequency. For a charge pump (CP) and a loop filter, the leakage current induces a steady phase error and jitter. It is because the leakage current charges or discharges the loop filter while the CP is off. Since a PLL usually needs a large capacitor in its loop filter, the MOS capacitor is often used to save the area. However, the large MOS capacitor suffers from the large leakage current in a nanoscale CMOS process.