The Infona portal uses cookies, i.e. strings of text saved by a browser on the user's device. The portal can access those files and use them to remember the user's data, such as their chosen settings (screen view, interface language, etc.), or their login data. By using the Infona portal the user accepts automatic saving and using this information for portal operation purposes. More information on the subject can be found in the Privacy Policy and Terms of Service. By closing this window the user confirms that they have read the information on cookie usage, and they accept the privacy policy and the way cookies are used by the portal. You can change the cookie settings in your browser.
We fabricated dual‐gate CAAC‐IGZO FETs with self‐aligned top gates and investigated their electrical characteristics. The drain current was larger than expectedfrom the GI capacitance ratio to single‐gate FETs. Device simulation results suggest that shallow trap states and increase in electron mobility by self‐heating of FETs can explain the large drain current.
Set the date range to filter the displayed results. You can set a starting date, ending date or both. You can enter the dates manually or choose them from the calendar.