The Infona portal uses cookies, i.e. strings of text saved by a browser on the user's device. The portal can access those files and use them to remember the user's data, such as their chosen settings (screen view, interface language, etc.), or their login data. By using the Infona portal the user accepts automatic saving and using this information for portal operation purposes. More information on the subject can be found in the Privacy Policy and Terms of Service. By closing this window the user confirms that they have read the information on cookie usage, and they accept the privacy policy and the way cookies are used by the portal. You can change the cookie settings in your browser.
A 10 b 125 MS/s pipelined ADC uses a new front-end circuit and consumes 40 mW from a 1.8 V supply. The ADC is implemented in a 0.18 /spl mu/m CMOS process and has an active area of 1.1/spl times/0.6 mm/sup 2/. Measured INL (integral nonlinearity) and DNL (differential nonlinearity) are within /spl plusmn/0.7 LSB, and /spl plusmn/0.5 LSB, respectively. Peak SNDR is 53.7 dB with a 2 MHz input.
Set the date range to filter the displayed results. You can set a starting date, ending date or both. You can enter the dates manually or choose them from the calendar.