In this extended abstract we discuss and propose a mechanism to estimate clock parameters between two clocks using TDC. Simultaneously, we have proposed a ground truth capture methodology for clock error measurements. In particular, we have proposed an accurate way of measuring clock phase ground truth at any instant in time using delay lines in FPGA. Accuracy of clock phase ground truth measurement can be up to 16 ps. We have estimated clock parameters from measurements and have compared it with clock ground truth obtained using suggested methods. Relative frequency errors are estimated with RMSE of 0.46 Hz and phase error is estimated with RMSE of 0.29 ns.