This work reports on the fabrication, characterization and modeling of single electron transistor behavior in gate-all-around silicon nanoscale MOS devices. Polysilicon-gated nanowire transistors with triangular cross-sections, ranging from 20 to 250nm are fabricated by an original isotropic etching technique resulting in localized-SOI on bulk-Si wafers. Low temperature (T<20K) characteristics...
Financed by the National Centre for Research and Development under grant No. SP/I/1/77065/10 by the strategic scientific research and experimental development program:
SYNAT - “Interdisciplinary System for Interactive Scientific and Scientific-Technical Information”.